

# HD151TS305RP

## Spread Spectrum Clock for EMI Solution

REJ03D0021-0800Z (Previous ADE-205-658G(Z)) Preliminary Rev.8.00 May.19.2003

#### **Description**

The HD151TS305 is a high-performance Spread Spectrum Clock modulator. It is suitable for low EMI solution.

#### **Features**

- Supports 60 MHz to 160 MHz operation. (Designed @ SSCCLKOUT = 72 MHz)
- 1 copy of finx4 clock out with Spread Spectrum Modulation @3.3 V
- 1 copy of reference clock @3.3 V
- Programmable Spread Spectrum Modulation (±0.25%, ±0.5%, ±1.5% Central Spread Modulation and Spread Spectrum disable mode)
- SOP-8pin

#### **Key Specifications**

- Supply Voltages: VDD =  $3.3 \text{ V} \pm 0.165 \text{ V}$
- 0 to 70°C (Ta) Operating Range
- $50 \pm 5\%$  Outputs Clock Duty Cycle
- Cycle to Cycle jitter =  $\pm 250$ ps typ.
- Ordering Information

| Part Name      | Package Type      | Package Code | Package<br>Abbreviation | Taping<br>Abbreviation (Quantity) |
|----------------|-------------------|--------------|-------------------------|-----------------------------------|
| HD151TS305RPEL | SOP-8 pin (JEDEC) | FP-8DC       | RP                      | EL (2,500 pcs / Reel)             |

Note: Please consult the sales office for the above package availability.

### **Block Diagram**



### **Pin Arrangement**



### **SSC Function Table**

| SEL1 :0 | Spread Percentage |
|---------|-------------------|
| 0 0     | ±0.5%             |
| 0 1     | ±1.5%             |
| 1 0     | SSC OFF           |
| 1 1     | ±0.25%            |

Note:  $\pm 0.25\%$  SSC is selected for default by internal pull-up resistors.

### **Clock Frequency Table**

| XIN(MHz) | SSCCLKOUT(MHz)    | CLKOUT(MHz)      |
|----------|-------------------|------------------|
| 15       | 60 <sup>*1</sup>  | 15 <sup>*2</sup> |
| 40       | 160 <sup>*1</sup> | 40 <sup>*2</sup> |

Notes: 1. With spread spectrum modulation.

2. Without spread spectrum modulation.

### **Pin Descriptions**

| Pin name  | No. | Type   | Description                                                                              |
|-----------|-----|--------|------------------------------------------------------------------------------------------|
| GND       | 3   | Ground | GND pin                                                                                  |
| VDD       | 2   | Power  | Power supplies pin. Normally 3.3 V.                                                      |
| CLKOUT    | 7   | Output | Normally 3.3 V reference clock output.                                                   |
| SSCCLKOUT | 1   | Output | Spread spectrum modulated clock output.                                                  |
| XIN       | 4   | Input  | Oscillator input.                                                                        |
| XOUT      | 5   | Output | Oscillator output.                                                                       |
| SEL0      | 6   | Input  | SSC mode select pin. LVCMOS level input. Pull-up by internal resistor (100 k $\Omega$ ). |
| SEL1      | 8   | Input  | SSC mode select pin. LVCMOS level input. Pull–up by internal resistor (100 k $\Omega$ ). |

#### **Absolute Maximum Ratings**

| Item                                                  | Symbol           | Ratings            | Ratings Unit |                    |
|-------------------------------------------------------|------------------|--------------------|--------------|--------------------|
| Supply voltage                                        | VDD              | -0.5 to 4.6        | V            |                    |
| Input voltage                                         | Vı               | -0.5 to 4.6        | V            |                    |
| Output voltage *1                                     | Vo               | -0.5 to<br>VDD+0.5 | V            |                    |
| Input clamp current                                   | I <sub>IK</sub>  | <b>–</b> 50        | mA           | V <sub>I</sub> < 0 |
| Output clamp current                                  | lok              | <b>–</b> 50        | mA           | V <sub>O</sub> < 0 |
| Continuous output current                             | Io               | ±50                | mA           | $V_O = 0$ to VDD   |
| Maximum power dissipation at Ta = 55°C (in still air) |                  | 0.7                | W            |                    |
| Storage temperature                                   | T <sub>stg</sub> | -65 to +150        | °C           |                    |

Notes: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

### **Recommended Operating Conditions**

| Item                     | Symbol          | Min   | Тур | Max     | Unit Conditions |
|--------------------------|-----------------|-------|-----|---------|-----------------|
| Supply voltage           | VDD             | 3.135 | 3.3 | 3.465   | V               |
| DC input signal voltage  |                 | -0.3  | _   | VDD+0.3 | V               |
| High level input voltage | V <sub>IH</sub> | 2.0   | _   | VDD+0.3 | V               |
| Low level input voltage  | VIL             | -0.3  | _   | 0.8     | V               |
| Operating temperature    | Ta              | 0     | _   | 70      | °C              |
| Input clock duty cycle   |                 | 45    | 50  | 55      | %               |

<sup>1.</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

#### **DC Electrical Characteristics**

 $Ta = 0 \text{ to } 70^{\circ}\text{C}, VDD = 3.3 \text{ V} \pm 5\%$ 

| Item               | Symbol          | Min | Typ <sup>*1</sup> | Max  | Unit   | Test Conditions                                                       |
|--------------------|-----------------|-----|-------------------|------|--------|-----------------------------------------------------------------------|
| Input low voltage  | $V_{IL}$        | _   | _                 | 8.0  | V      |                                                                       |
| Input high voltage | V <sub>IH</sub> | 2.0 | _                 | _    | V      |                                                                       |
| Input current      | I <sub>I</sub>  | _   | _                 | ±10  | μΑ     | V <sub>I</sub> = 0 V or 3.465 V,<br>VDD = 3.465 V, XIN pin            |
|                    |                 | _   | _                 | ±100 | _      | V <sub>I</sub> = 0 V or 3.465 V,<br>VDD = 3.465 V,<br>SEL0, SEL1 pins |
| Input slew rate    |                 | 1   | _                 | 4    | V / ns | 20% – 80%                                                             |
| Input capacitance  | Cı              | _   | _                 | 4    | pF     | SEL0, SEL1                                                            |
| Operating current  |                 | _   | 20                | _    | mA     | XIN = 18 MHz, C <sub>L</sub> = 0 pF,<br>VDD = 3.3 V                   |

Note: 1. For conditions shown as Min or Max, use the appropriate value specified under recommended operating conditions.

### DC Electrical Characteristics / Clock Output & SSC Clock Output

 $Ta = 0 \text{ to } 70^{\circ}\text{C}, VDD = 3.3 \text{ V} \pm 5\%$ 

| Item              | Symbol          | Min | Тур | Max | Unit        | Test Conditions                               |
|-------------------|-----------------|-----|-----|-----|-------------|-----------------------------------------------|
| Output voltage    | V <sub>OH</sub> | 3.1 | _   | _   | V           | $I_{OH} = -1 \text{ mA}, VDD = 3.3 \text{ V}$ |
|                   | V <sub>OL</sub> | _   | _   | 50  | mV          | $I_{OL} = 1 \text{ mA}, VDD = 3.3 \text{ V}$  |
| Output current *1 | I <sub>OH</sub> | _   | -40 | _   | mA          | V <sub>OH</sub> = 1.5 V                       |
|                   | I <sub>OL</sub> | _   | 40  | _   | <del></del> | V <sub>OL</sub> = 1.5 V                       |

Note: 1. Parameters are target of design. Not 100% tested in production.

### AC Electrical Characteristics / Clock Output & SSC Clock Output

 $Ta = 25^{\circ}C$ , VDD = 3.3 V,  $C_L = 15 pF$ 

| Item                                    | Symbol           | Min  | Тур | Max  | Unit | <b>Test Conditions</b>                | Notes                                  |
|-----------------------------------------|------------------|------|-----|------|------|---------------------------------------|----------------------------------------|
| Cycle to cycle jitter *1, 2             | t <sub>CCS</sub> | _    | 250 | 300  | ps   | SSCCLKOUT<br>= 72MHz,<br>XIN = 18 MHz | SSC = 0%<br>SEL1:0 = 10<br>Fig1        |
|                                         |                  |      | 250 | 300  | _    | SSCCLKOUT<br>= 72MHz,<br>XIN = 18 MHz | SSC<br>= ±0.25%<br>SEL1:0 = 11<br>Fig1 |
|                                         |                  | _    | 250 | 300  | _    | CLKOUT=18MHz                          | Fig1                                   |
| Output frequency *1, 2                  |                  | 70.4 | _   | 73.6 | MHz  | SSCCLKOUT<br>= 72MHz,<br>XIN = 18 MHz | SSC = 0%<br>SEL1:0 = 10                |
|                                         |                  | 70.3 | _   | 73.7 | _    | SSCCLKOUT<br>= 72MHz,<br>XIN = 18 MHz | SSC<br>= ±0.25%<br>SEL1:0 = 11         |
| Slew rate*1                             | t <sub>SL</sub>  | 0.8  | _   | _    | V/ns | XIN = 18 MHz<br>CLKOUT                | 0.4 V to 2.4 V                         |
| Clock duty cycle *1                     |                  | 45   | 50  | 55   | %    |                                       |                                        |
| Output impedance *1                     |                  | _    | 40  | _    | Ω    |                                       |                                        |
| Spread spectrum modulation frequency *1 |                  | _    | 33  | _    | KHz  | SSCCLKOUT<br>= 96MHz,<br>XIN = 24 MHz |                                        |
| Input clock frequency                   |                  | 15   | _   | 40   | MHz  |                                       |                                        |
| Stabilization time *1,3                 |                  | _    |     | 2    | ms   |                                       |                                        |

Note: 1. Parameters are target of design. Not 100% tested in production.

<sup>2.</sup> Cycle to cycle jitter and output frequency are included spread spectrum modulation.

<sup>3.</sup> Stabilization time is the time required for the integrated circuit to obtain phase lock of its input signal after power up.



Figure 1 Cycle to cycle jitter

#### **Application Information**

#### 1. Recommended Circuit Configuration

The power supply circuit of the optimal performance on the application of a system should refer to Fig. 2.

VDD decoupling is important to both reduce Jitter and EMI radiation.

The C1 decoupling capacitor should be placed as close to the VDD pin as possible, otherwise the increased trace inductance will negate its decoupling capability.

The C2 decoupling capacitor shown should be a tantalum type.



Figure 2 Recommended circuit configuration

### 2. Example Board Layout Configuration



Figure 3 Example Board Layout

### 3. Example of TS300 EMI Solution IC's Application



Fig 4 Ref. Clock Input Example



Fig 5 XTAL Ref. Clock Input Example

#### 4. Recommendation of Power-ON Sequence

We recommend usage as power-on sequence Vdd starting profile.

At the time of power–on starting, there is possibility for SSCCKOUT to fix Hi/Low level. Please refer Fig6–1 and Fig6–2.



Fig 6-1 In case of reference clock input



Fig 6-2 In case of X'tal reference input

#### HD151TS305RP

### 5. Cycle to Cycle Jitter

We have guaranteed that cycle to cycle jitter will be less than |300ps| at XIN=18MHz, Vdd=3.3V. In case of using XIN will be less than 15MHz, the cycle to cycle jitter may be over |300ps|. Please notice to consider this point.

### **Package Dimensions**



#### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs!

Reep sately in its in your dictude designis.

1. Renessa Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- Notes regarding these materials

  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they
  do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.

  2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts,
  programs, algorithms, or circuit application examples contained in these materials.

  3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these
  materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers
  contact Renesas Technology Corporation or an authorized Renesas Technology Corporation before purchasing a product listed
  herein

therein.
The information described here may contain technical inaccuracies or typographical errors.
Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page

- (http://www.renesas.com).
  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
  5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation or an authorized Renesas Technology Corporation or an underboard product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
  6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
  7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

  Any diversion or reexport contrary to the export control laws, and regulations of Japane and/or the country of destination is prohibited.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.



http://www.renesas.com

Copyright © 2003. Renesas Technology Corporation, All rights reserved. Printed in Japan. Colophon 0.0



